DocumentCode :
3374793
Title :
MILEF: an efficient approach to mixed level automatic test pattern generation
Author :
Glaser, Ulrich ; Vierhaus, H.T.
Author_Institution :
German Nat. Res. Center for Comput. Sci., St. Augustin, Germany
fYear :
1992
fDate :
7-10 Sep 1992
Firstpage :
318
Lastpage :
321
Abstract :
Automatic test pattern generation in CMOS circuits from gate-level net lists is efficient, but has shortcomings with respect to fault coverage in complex and irregular CMOS gates and networks. An approach relying on the transistor structure only is inefficient and virtually impossible for larger circuits. The authors describe the gate level part of a tool for dynamically coupled gate-level and switch-level test generation. Acceptable performance and high fault coverage for non-trivial transistor networks are combined. Patterns generated in this way are inherently capable of detecting interrupt types of faults and transition faults. In combination with local overcurrent detectors, stuck-on and bridging faults can be identified
Keywords :
CMOS integrated circuits; automatic testing; fault location; integrated circuit testing; integrated logic circuits; logic testing; CMOS circuits; CMOS networks; MILEF; bridging faults; fault coverage; gate-level net lists; interrupt types; mixed level automatic test pattern generation; performance; stuck-on; switch-level test generation; transistor structure; transition faults; Automatic test pattern generation; Circuit faults; Circuit testing; Electrical fault detection; Fault detection; Semiconductor device modeling; Switches; Switching circuits; Test pattern generators; Transistors;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference, 1992., EURO-VHDL '92, EURO-DAC '92. European
Conference_Location :
Hamburg
Print_ISBN :
0-8186-2780-8
Type :
conf
DOI :
10.1109/EURDAC.1992.246225
Filename :
246225
Link To Document :
بازگشت