Title : 
Ant colony optimization for symmetrical FPGA placement
         
        
            Author : 
Wang, Kai ; Xu, Ning
         
        
            Author_Institution : 
Sch. of Comput. Sci. & Technol., WuHan Univ. of Technol., Wuhan, China
         
        
        
        
        
        
            Abstract : 
Field programmable gate arrays (FPGAs) are becoming increasingly important implementation platforms for digital circuits. This paper presents a method for symmetrical FPGA placement based on ant colony optimization (ACO). Also, we take the routing congestion into consideration by introducing a congestion factor in our algorithm. Experimental results show that compared with the state-of-the-art FPGA place and route tool VPR, ACO algorithm achieves promising performance, in terms of routing channel density.
         
        
            Keywords : 
digital circuits; field programmable gate arrays; network routing; optimisation; ACO; ant colony optimization; digital circuit; field programmable gate array; routing channel density; routing congestion; symmetrical FPGA placement; Algorithm design and analysis; Ant colony optimization; Computer science; Costs; Digital circuits; Field programmable gate arrays; Logic circuits; Prototypes; Routing; Wire;
         
        
        
        
            Conference_Titel : 
Computer-Aided Design and Computer Graphics, 2009. CAD/Graphics '09. 11th IEEE International Conference on
         
        
            Conference_Location : 
Huangshan
         
        
            Print_ISBN : 
978-1-4244-3699-6
         
        
            Electronic_ISBN : 
978-1-4244-3701-6
         
        
        
            DOI : 
10.1109/CADCG.2009.5246838