DocumentCode :
3375644
Title :
DESB, a functional abstractor for CMOS VLSI circuits
Author :
Laurentin, M. ; Greiner, A. ; Marbot, R.
Author_Institution :
Lab. MASI CAO-VLSI, Univ. Pierre & Marie Curie, Paris, France
fYear :
1992
fDate :
7-10 Sep 1992
Firstpage :
22
Lastpage :
27
Abstract :
DESB is included in a set of tools for hierarchical verification of custom VLSI circuits. These tools include the layout extractor DAX, DESB, the electrical rule checker VERTEC, and the timing analyzer TAS. The functional abstractor DESB is the key point in a hierarchical verification process. A functional abstractor for CMOS VLSI circuits is presented. A gate-level descriptions is derived from a transistor-level description of the circuit, and the logic equations are then expressed in behavioral VHSIC description language (VHDL). These tools do not employ any cell library. The models used and implemented in DESB are described
Keywords :
CMOS integrated circuits; VLSI; circuit layout CAD; CMOS VLSI circuits; VERTEC; behavioral VHSIC description language; electrical rule checker; functional abstractor; gate-level descriptions; hierarchical verification; layout extractor DAX; timing analyzer TAS; transistor-level description; CMOS logic circuits; Circuit simulation; Complexity theory; Connectors; Equations; Libraries; Logic circuits; Power supplies; Semiconductor device modeling; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference, 1992., EURO-VHDL '92, EURO-DAC '92. European
Conference_Location :
Hamburg
Print_ISBN :
0-8186-2780-8
Type :
conf
DOI :
10.1109/EURDAC.1992.246270
Filename :
246270
Link To Document :
بازگشت