DocumentCode :
3375744
Title :
An industrial case study of analog fault modeling
Author :
Yilmaz, Ender ; Meixner, Anne ; Ozev, Sule
Author_Institution :
Arizona State Univ., Tempe, AZ, USA
fYear :
2011
fDate :
1-5 May 2011
Firstpage :
178
Lastpage :
183
Abstract :
Analog fault modeling (AFM) provides a quantitative measure of quality and insight into defective device behavior. However, the high computational burden typically associated with fault simulation makes it unappealing for industrial applications. We propose an efficient methodology to reduce computational burden of the AFM method by exploiting the hierarchical nature of process variation. We apply the proposed methodology on an industrial SerDes TX Driver circuit and achieve 98% simulation time reduction. We quantify defect impact with a defect severity measure.
Keywords :
analogue circuits; circuit simulation; driver circuits; fault simulation; analog fault modeling; defect impact; defect severity measure; defective device behavior; fault simulation; industrial SerDes TX Driver circuit; process variation; quality measure; simulation time reduction; Circuit faults; Computational modeling; Computer architecture; Integrated circuit modeling; Mathematical model; Microprocessors; Resistance;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Test Symposium (VTS), 2011 IEEE 29th
Conference_Location :
Dana Point, CA
ISSN :
1093-0167
Print_ISBN :
978-1-61284-657-6
Type :
conf
DOI :
10.1109/VTS.2011.5783780
Filename :
5783780
Link To Document :
بازگشت