DocumentCode :
3376050
Title :
Integration of SDL and VHDL for high-level digital design
Author :
Pulkkinen, O. ; Kronlöf, K.
Author_Institution :
Nokia Res. Center, Espoo, Finland
fYear :
1992
fDate :
7-10 Sep 1992
Firstpage :
624
Lastpage :
629
Abstract :
A study of Specification and Description Language (SDL) and VHSIC hardware description language (VHDL) that their semantics differ considerably in several essential areas. The languages can be used to provide descriptions of systems from different and complementary viewpoints. It is shown that these viewpoints can be usefully integrated by defining them as specific views of a more general system model which defines the essentials of the system functionality and architecture. A simple class of dataflow models is selected as the general domain of system descriptions. The SDL and VHDL representations of this domain as well as the meaning of their equivalence to it are defined. These representations outline corresponding subsets of the languages to be used in describing the system model
Keywords :
circuit CAD; specification languages; SDL; VHDL; VHSIC; dataflow models; hardware description language; high-level digital design; semantics; Clocks; Design methodology; Hardware; Libraries; Memory; Merging; Signal design; System-level design;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference, 1992., EURO-VHDL '92, EURO-DAC '92. European
Conference_Location :
Hamburg
Print_ISBN :
0-8186-2780-8
Type :
conf
DOI :
10.1109/EURDAC.1992.246337
Filename :
246337
Link To Document :
بازگشت