DocumentCode :
3376654
Title :
Fast placement for large-scale hierarchical FPGAs
Author :
Dai, Hui ; Zhou, Qiang ; Cai, Yici ; Bian, Jinian ; Hong, Xianlong
Author_Institution :
Dept. of Comput. Sci. & Tech., Tsinghua Univ., Beijing, China
fYear :
2009
fDate :
19-21 Aug. 2009
Firstpage :
190
Lastpage :
194
Abstract :
In this paper, we propose a fast placer for FPGA placement on a new commercial hierarchical FPGA device. The novelty of this research lies in the application of a multilevel V-shape optimization flow including an architecture related cluster process and a constructive placement. The new placer can handle large-scale FPGA placement problem quickly. Experimental results show that the proposed placer can further reduced the wirelength average 28.3% compared with simulated annealing based tool while achieving near 5X speedup in runtime for the five largest MCNC benchmarks.
Keywords :
field programmable gate arrays; optimisation; FPGA placement; MCNC benchmark; multilevel V-shape optimization flow; Bismuth; Circuit simulation; Clustering algorithms; Field programmable gate arrays; Large-scale systems; Logic; Partitioning algorithms; Routing; Simulated annealing; Switches;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer-Aided Design and Computer Graphics, 2009. CAD/Graphics '09. 11th IEEE International Conference on
Conference_Location :
Huangshan
Print_ISBN :
978-1-4244-3699-6
Electronic_ISBN :
978-1-4244-3701-6
Type :
conf
DOI :
10.1109/CADCG.2009.5246907
Filename :
5246907
Link To Document :
بازگشت