DocumentCode :
3377863
Title :
Trade-offs in scan path and BIST implementations for RAMs
Author :
Nicolaidis, M. ; Alves, V. Castro ; Kebichi, O.
Author_Institution :
Reliable Integrated Syst. group, TIMA/INPG, Grenoble, France
fYear :
1993
fDate :
19-22 Apr 1993
Firstpage :
169
Lastpage :
178
Abstract :
Scan path testing has the drawback that it increases considerably the test length. The authors first present an original technique which allows RAM scan path testing without increasing the test length. Then they compare several address generation, test data generation and output response verification techniques for RAM BIST, scanpath and BIST schemes. Automatic generation tools have been implemented for these schemes and allow to select the more efficient ones. This way one can reduce the design effort and satisfy several constraints like low area overhead, high fault coverage and low test length for embedded RAMs
Keywords :
VLSI; automatic testing; boundary scan testing; built-in self test; integrated circuit testing; integrated memory circuits; random-access storage; BIST; address generation; aliasing; area overhead; coupling faults; embedded RAMs; fault coverage; output response verification; scan path; signature analysis; test data generation; test length; Algorithm design and analysis; Built-in self-test; Circuit faults; Circuit testing; Coupling circuits; Design for testability; Integrated circuit testing; Random access memory; Read-write memory; System testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
European Test Conference, 1993. Proceedings of ETC 93., Third
Conference_Location :
Rotterdam
Print_ISBN :
0-8186-3360-3
Type :
conf
DOI :
10.1109/ETC.1993.246520
Filename :
246520
Link To Document :
بازگشت