DocumentCode :
3378028
Title :
Fast test pattern generation for all path delay faults considering various test classes
Author :
Fuchs, Karl ; Wittmann, Hannes C. ; Antreich, Kurt J.
Author_Institution :
Siemens AG, Munich, Germany
fYear :
1993
fDate :
19-22 Apr 1993
Firstpage :
89
Lastpage :
98
Abstract :
Theoretical ideas as well as extensive experimental results are presented. The authors begin with an overview of robust and non-robust tests for path delay faults. In particular, they elaborate on five well defined test classes and on their properties. For each class they propose the logic system that is best suited for automatic test pattern generation (ATPG). They then introduce an efficient test pattern generator that is based on a branch-and-bound algorithm. It uses several new multi-valued logic systems, depending on the test class and on the scan design. The results on ATPG for all existing path delay faults in all ISCAS 1989 circuits are presented. A comparison with other ATPG systems reveals that presented algorithm is much faster than existing branch-and-bound algorithms and as fast as techniques based on reduced ordered binary decision diagrams
Keywords :
automatic testing; fault location; logic circuits; logic testing; many-valued logics; ATPG; ISCAS 1989 circuits; automatic test pattern generation; branch-and-bound algorithm; fault model; logic IC testing; multi-valued logic systems; path delay faults; scan design; sequential circuits; Automatic logic units; Automatic test pattern generation; Circuit faults; Circuit testing; Delay; Logic testing; Multivalued logic; Robustness; System testing; Test pattern generators;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
European Test Conference, 1993. Proceedings of ETC 93., Third
Conference_Location :
Rotterdam
Print_ISBN :
0-8186-3360-3
Type :
conf
DOI :
10.1109/ETC.1993.246529
Filename :
246529
Link To Document :
بازگشت