Title :
Evaluation of synthesis tools used in the design of a low-frequency ratemeter and a set-associative cache
Author :
Zawada, Arkadiusz ; Harrold, Steve
Author_Institution :
Dept. of Electron. & Electr. Eng., Sheffield Univ., UK
Abstract :
This paper describes and evaluates the advantages and problems experienced during use of a logic synthesis tool for two projects carried out during an MSc course in “VLSI Systems Engineering” at UMIST. In addition, in the first project an implementation was first produced using schematics prepared conventionally, and comparison with the synthesised results is made. The synthesis tool used was “Autologic” from Mentor Graphics
Keywords :
logic CAD; Autologic; UMIST; VLSI Systems Engineering; logic synthesis tool; low-frequency ratemeter; set-associative cache; synthesis tools;
Conference_Titel :
Digital System Design Using Synthesis Techniques (Digest No: 1996-029), IEE Colloquium On
Conference_Location :
London
DOI :
10.1049/ic:19960169