DocumentCode :
3379215
Title :
Process variation aware performance modeling and dynamic power management for multi-core systems
Author :
Garg, Siddharth ; Marculescu, Diana ; Herbert, Sebastian X.
fYear :
2010
fDate :
7-11 Nov. 2010
Firstpage :
89
Lastpage :
92
Abstract :
Emerging multi-core platforms are increasingly impacted by the manufacturing process variations that introduce core-to-core and chip-to-chip differences in their power and performance characteristics. This can result in unacceptable yield loss since a large fraction of manufactured parts may not meet the design specifications. In this work, we present some promising, recently proposed solutions to mitigate the impact of process variations on multi-core platforms that deal with variability aware performance modeling, and static and dynamic power reduction. These solutions demonstrate the significant benefits that can be reaped if variability information is considered at the micro-architecture and system level design abstractions.
Keywords :
integrated circuit design; integrated circuit modelling; integrated circuit yield; microprocessor chips; chip-to-chip differences; core-to-core differences; dynamic power management; dynamic power reduction; manufacturing process variations; multi-core systems; process variation aware performance modeling; static power reduction; Benchmark testing; Clocks; Manufacturing processes; Multicore processing; Power dissipation; Throughput; Transistors;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer-Aided Design (ICCAD), 2010 IEEE/ACM International Conference on
Conference_Location :
San Jose, CA
ISSN :
1092-3152
Print_ISBN :
978-1-4244-8193-4
Type :
conf
DOI :
10.1109/ICCAD.2010.5654293
Filename :
5654293
Link To Document :
بازگشت