DocumentCode :
3379310
Title :
A novel method for storage architecture of pipeline FFT processor
Author :
Zhang, Ting ; Chen, Lan ; Feng, Yan
Author_Institution :
Inst. of Microelectron., Beijing, China
fYear :
2011
fDate :
25-28 Oct. 2011
Firstpage :
6
Lastpage :
8
Abstract :
This paper presents a new method to improve the storage architecture of the pipeline fast Fourier transform (FFT) processor. The main idea is interpreted as follows. The FFT butterfly calculation can operate with the same reading and writing address every time. In this case, each butterfly operation unit (BFU) can read and write on the same RAM at one time. Then the pipeline purpose is achieved by cyclically alternating the associated orders of BFUs and RAMs. Compared to the traditional project, this method can save almost 50% storage devices without sacrificing performance. It has been proven correct and feasible with the hardware design and verification.
Keywords :
digital signal processing chips; fast Fourier transforms; random-access storage; FFT butterfly calculation; RAM; pipeline FFT processor; pipeline fast Fourier transform; Field programmable gate arrays; Multiplexing; Pipelines;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
ASIC (ASICON), 2011 IEEE 9th International Conference on
Conference_Location :
Xiamen
ISSN :
2162-7541
Print_ISBN :
978-1-61284-192-2
Electronic_ISBN :
2162-7541
Type :
conf
DOI :
10.1109/ASICON.2011.6157108
Filename :
6157108
Link To Document :
بازگشت