DocumentCode :
3379369
Title :
A rail-to-rail full clock fully differential rectifier and sample-and-hold amplifier
Author :
Harb, Adnan
Author_Institution :
Dept. of Electr. Eng., United Arab Emirates Univ., Al Ain, United Arab Emirates
fYear :
2010
fDate :
May 30 2010-June 2 2010
Firstpage :
1571
Lastpage :
1574
Abstract :
An almost rail-to-rail full clock fully differential rectifier and sample-and-hold amplifier is presented. It is based on a class AB fully differential two stage amplifier. It uses the miller compensation capacitor to hold the output and a duplicate of the output stage to ensure offset cancellation and proper common mode control. Simulation results, in 0.35 μm CMOS technology, show power consumption of 3 mW with ± 1.25 V supplies. The total harmonic distortion, for a differential input of ± 2.4 Vpp at 10 kHz, is less than -56 dB. The error introduced by the rectification is less than -100 dB.
Keywords :
CMOS analogue integrated circuits; capacitors; differential amplifiers; harmonic distortion; rectifiers; sample and hold circuits; CMOS technology; Miller compensation capacitor; analog-to-digital converter; class AB fully differential two stage amplifier; common mode control; offset cancellation; power 3 mW; power consumption; rail-to-rail full clock fully differential rectifier; rectification; sample-and-hold amplifier; size 0.35 mum; total harmonic distortion; voltage -1.25 V; voltage -2.4 V; voltage 1.25 V; voltage 2.4 V; CMOS technology; Capacitors; Circuit simulation; Clocks; Differential amplifiers; Energy consumption; Medical simulation; Rail to rail amplifiers; Rectifiers; Switches;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems (ISCAS), Proceedings of 2010 IEEE International Symposium on
Conference_Location :
Paris
Print_ISBN :
978-1-4244-5308-5
Electronic_ISBN :
978-1-4244-5309-2
Type :
conf
DOI :
10.1109/ISCAS.2010.5537418
Filename :
5537418
Link To Document :
بازگشت