DocumentCode :
3379513
Title :
Aging analysis at gate and macro cell level
Author :
Lorenz, Dominik ; Barke, Martin ; Schlichtmann, Ulf
Author_Institution :
Inst. for Electron. Design Autom., Tech. Univ. Munchen, Munich, Germany
fYear :
2010
fDate :
7-11 Nov. 2010
Firstpage :
77
Lastpage :
84
Abstract :
Aging, which can be regarded as a time-dependent variability, has until recently not received much attention in the field of electronic design automation. This is changing because increasing reliability costs threaten the continued scaling of ICs. We investigate the impact of aging effects on single combinatorial gates and present methods that help to reduce the reliability costs by accurately analyzing the performance degradation of aged circuits at gate and macro cell level.
Keywords :
ageing; combinational circuits; electronic design automation; integrated circuit design; logic gates; aging analysis; combinatorial gate; electronic design automation; gate level; integrated circuit scaling; macro cell level; time-dependent variability; Aging; Degradation; Delay; Integrated circuit modeling; Logic gates; Transistors;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer-Aided Design (ICCAD), 2010 IEEE/ACM International Conference on
Conference_Location :
San Jose, CA
ISSN :
1092-3152
Print_ISBN :
978-1-4244-8193-4
Type :
conf
DOI :
10.1109/ICCAD.2010.5654309
Filename :
5654309
Link To Document :
بازگشت