Title :
Low power reconfigurable multiplier with reordering of partial products
Author :
Kumar, M. V. Praveen ; Sivanantham, S. ; Balamurugan, S. ; Mallick, P.S.
Author_Institution :
Sch. of Electron. Eng., VIT Univ., Vellore, India
Abstract :
In any general purpose processor the use of conventional full precision multipliers results in increase in the power, area and computational time. So, multipliers being the basic key element of any computation unit take its own importance in decreasing the power as well as increase in the speed. Twin Precision Multipliers has flexible and reconfigurable computational units are creating a trend which overcomes the drawback of the conventional full precision multipliers and also resulting in higher computational throughput of the processors. This paper proposes low power reconfigurable multiplier architecture based reordering of partial products, which reduces the power consumption based on partial products reordering. Reordering of partial products technique is applied on both High Performance Multiplication (HPM) and Dadda column reduction techniques to obtain low power reconfigurable twin precision multiplier.
Keywords :
microcomputers; multiplying circuits; reconfigurable architectures; Dadda column reduction techniques; computational time; flexible computational units; full precision multipliers; high performance multiplication; low power reconfigurable multiplier architecture; low power reconfigurable twin precision multiplier; partial products reordering; processors; reconfigurable computational units; twin precision multipliers; Adders; Delay; Digital signal processing; Logic gates; Power demand; Vegetation; DADDA; HPM; Low power; Reconfigurable; Twin Precision;
Conference_Titel :
Signal Processing, Communication, Computing and Networking Technologies (ICSCCN), 2011 International Conference on
Conference_Location :
Thuckafay
Print_ISBN :
978-1-61284-654-5
DOI :
10.1109/ICSCCN.2011.6024609