DocumentCode :
3379722
Title :
Resilient microprocessor design for improving performance and energy efficiency
Author :
Bowman, Keith A. ; Tschanz, James W.
Author_Institution :
Intel Corp., Hillsboro, OR, USA
fYear :
2010
fDate :
7-11 Nov. 2010
Firstpage :
85
Lastpage :
88
Abstract :
In this tutorial, a 45nm resilient microprocessor core with error-detection and recovery circuits demonstrates the opportunity for improving performance and energy efficiency by mitigating the impact of dynamic parameter variations. The design methodology describes the additional steps beyond a standard design flow for integrating error-detection and recovery circuits into a microprocessor core. Silicon measurements indicate that the resilient design enables a 41% throughput benefit at iso-energy or a 22% energy reduction at iso-throughput, as compared to a conventional design.
Keywords :
energy conservation; error detection; microprocessor chips; energy efficiency; error-detection and recovery circuits; resilient microprocessor design; silicon measurements; Clocks; Delay; Latches; Microprocessors; Pipelines; Throughput; Dynamic variations; error detection; error recovery; resilient circuits; resilient design; timing errors;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer-Aided Design (ICCAD), 2010 IEEE/ACM International Conference on
Conference_Location :
San Jose, CA
ISSN :
1092-3152
Print_ISBN :
978-1-4244-8193-4
Type :
conf
DOI :
10.1109/ICCAD.2010.5654317
Filename :
5654317
Link To Document :
بازگشت