Title :
Delay analysis of sub-path on fabricated chips by several path-delay tests
Author :
Shiki, Takanobu ; Takashima, Yasuhiro ; Nakamura, Yuichi
Author_Institution :
Fac. of Environ. Eng., Univ. of Kitakyushu, Fukuoka, Japan
fDate :
May 30 2010-June 2 2010
Abstract :
We propose a method to analysis the delay of the sub-path on fabricated chips by the several path-delay tests. In recent years, the process variation causes the timing faults. To detect the faults, the path-delay test is one of the most promising methods. The path-delay test checks whether the signals along the target paths in fabricated LSIs are propagated under the specified frequency. In this paper, we propose a method to analysis the delay value of the paths with path-delay tests. The proposed method consists of 1) path-delay tests for several paths, 2) estimation of the sub-path of the testing paths, and 3) expansion of the remaining path according to the resultant estimations. We confirm that our proposed method calculates the delay with about 0.05% errors empirically.
Keywords :
delays; fault diagnosis; integrated circuit testing; large scale integration; fabricated LSI; fabricated chips; path-delay tests; process variation; subpath delay analysis; timing faults; Circuit analysis; Circuit testing; Clocks; Delay estimation; Frequency; Gaussian distribution; Propagation delay; Semiconductor device measurement; System testing; Timing;
Conference_Titel :
Circuits and Systems (ISCAS), Proceedings of 2010 IEEE International Symposium on
Conference_Location :
Paris
Print_ISBN :
978-1-4244-5308-5
Electronic_ISBN :
978-1-4244-5309-2
DOI :
10.1109/ISCAS.2010.5537436