DocumentCode :
3379775
Title :
Sampling clock jitter estimation and compensation in ADC circuits
Author :
Towfic, Zaid J. ; Ting, Shang-Kee ; Sayed, Ali H.
Author_Institution :
Dept. of Electr. Eng., Univ. of California, Los Angeles, CA, USA
fYear :
2010
fDate :
May 30 2010-June 2 2010
Firstpage :
829
Lastpage :
832
Abstract :
Clock timing jitters refer to random perturbations in the sampling time in analog-to-digital converters (ADCs). The perturbations are caused by circuit imperfections in the sampling clock. This paper analyzes the effect of sampling clock jitter on the acquired samples. The paper proposes two methods to estimate the jitter for superheterodyne receiver architectures and cognitive radio architectures at high sampling rates. The paper also proposes a method to compensate for the jitter. The methods are tested and validated via computer simulations and theoretical analysis.
Keywords :
analogue-digital conversion; clocks; cognitive radio; compensation; superheterodyne receivers; timing jitter; ADC circuit compensation; analog-to-digital converters; clock jitter estimation sampling; cognitive radio architectures; computer simulations; superheterodyne receiver architectures; Analog-digital conversion; Circuits; Clocks; Cognitive radio; Computer architecture; Computer simulation; Receivers; Sampling methods; Testing; Timing jitter; Clock jitter; analog-to-digital conversion (ADC); compensation; interpolation;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems (ISCAS), Proceedings of 2010 IEEE International Symposium on
Conference_Location :
Paris
Print_ISBN :
978-1-4244-5308-5
Electronic_ISBN :
978-1-4244-5309-2
Type :
conf
DOI :
10.1109/ISCAS.2010.5537438
Filename :
5537438
Link To Document :
بازگشت