DocumentCode :
3379781
Title :
Power conservation vlsi circuit
Author :
Subhashrahul, S. ; Kumar, Pradeep S.
fYear :
2012
fDate :
19-21 July 2012
Firstpage :
1
Lastpage :
6
Abstract :
Low voltage operation can markedly reduce the energy requirements of digital circuits; however, in the face of variability it also greatly reduces the reliability and yield. In order to mitigate this effect, device dimensions can be increased and adaptive body biasing can be employed, but at the cost of potentially increasing energy per operation. This paper presents a new framework for determining the minimum energy operating point of digital CMOS circuits with precise guarantees on reliability and parametric yield.
Keywords :
CMOS integrated circuits; VLSI; integrated circuit reliability; low-power electronics; VLSI circuit; device dimension; digital CMOS circuit; low voltage operation; power conservation; reliability; Integrated circuit modeling; Integrated circuit reliability; Libraries; Logic gates; Mathematical model; Noise; CMOS; energy; reliability;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Engineering Education: Innovative Practices and Future Trends (AICERA), 2012 IEEE International Conference on
Conference_Location :
Kottayam
Print_ISBN :
978-1-4673-2267-6
Type :
conf
DOI :
10.1109/AICERA.2012.6306701
Filename :
6306701
Link To Document :
بازگشت