Title :
A VLSI - ASIC implementation of Fast Hartley transform for OFDM receivers
Author :
Kannan, P. Magesh ; Pulli, Adithya ; Govindarajan, Kannan
Author_Institution :
VLSI Div., VIT Univ., Vellore, India
Abstract :
High performance and high speed algorithms are necessary for modulation and demodulation in OFDM receivers and transmitters respectively. Area, power dissipation and speed are the most important factors when it comes to implementation of such systems in VLSI domain. This paper proposes an ASIC implementation of Fast Hartley Transform instead of Fast Fourier Transform which is commonly used in OFDM receivers for demodulation. The proposed ASIC implementation of Fast Hartley Transform is done in TSMC 180 nm technology using Cadence NCSim and RTL compiler. Analysis report exhibits a considerable reduction of area by 62%, power dissipation by 16% and increase in speed by 39% compared to FFT.
Keywords :
Hartley transforms; OFDM modulation; VLSI; application specific integrated circuits; demodulation; OFDM receivers; OFDM transmitters; VLSI domain; VLSI-ASIC implementation; demodulation; fast Hartley transform; power dissipation; Discrete Fourier transforms; OFDM; Optical transmitters; Random access memory; Receivers; ASIC; DFT; FFT; FHT; Modulation; OFDM;
Conference_Titel :
Signal Processing, Communication, Computing and Networking Technologies (ICSCCN), 2011 International Conference on
Conference_Location :
Thuckafay
Print_ISBN :
978-1-61284-654-5
DOI :
10.1109/ICSCCN.2011.6024623