Title :
Design of 4 bit low power carry select adder
Author :
Hemima, R. ; Chrisjin Gnana Suji, C.
Author_Institution :
Anna Univ. of Technol., Coimbatore, India
Abstract :
Carry Select Adder (CSLA) is one of the fastest adders used in many data processing processors to perform fast arithmetic functions. From the structure of the CSLA, it is clear that there is scope for reducing the area and power consumption in the CSLA. This work uses a simple and efficient transistor level modification to significantly reduce the area and power of the CSLA. Based on this modification 4-bit CSLA architecture have been developed and compared with the regular CSLA architecture. The proposed design has reduced area and power as compared with the regular CSLA with only a slight increase in the delay. This work evaluates the performance of the proposed designs in terms of delay, area, power, and their products by hand with logical effort and through custom design and layout in 0.18-μm CMOS process technology. The results analysis shows that the proposed CSLA structure is better than the regular CSLA.
Keywords :
CMOS integrated circuits; adders; digital arithmetic; logic design; power aware computing; CMOS process technology; CSLA architecture; data processing processors; fast arithmetic functions; low power carry select adder design; power consumption; size 0.18 mum; transistor level modification; word length 4 bit; Adders; Computer architecture; Delay; Logic gates; Power demand; Threshold voltage; Transistors; Application-specific integrated circuit (ASIC); CSLA; area-efficient; low power;
Conference_Titel :
Signal Processing, Communication, Computing and Networking Technologies (ICSCCN), 2011 International Conference on
Conference_Location :
Thuckafay
Print_ISBN :
978-1-61284-654-5
DOI :
10.1109/ICSCCN.2011.6024638