Title :
Challenges and trends in low-power 3D die-stacked IC designs using RAM, memristor logic, and resistive memory (ReRAM)
Author :
Chang, Meng-Fan ; Pi-Feng Chiu ; Wu, Wei-Cheng ; Chuang, Ching-Hao ; Sheu, Shyh-Shyuan
Author_Institution :
Dept. of Electr. Eng., Nat. Tsing Hua Univ., Hsinchu, Taiwan
Abstract :
Low power 3D-IC is well-suited to mobile systems; however, it poses a number of challenges associated with thermal stress, particularly in designs with many stacked layers. The use of a low supply voltage (VDD) and power-down mode help to reduce the power consumption of 3D-ICs, while alleviating aging and thermal effects. These solutions require low-voltage memory and power-down circuitry. Memristor-based logic provides good state retention and restore for power-down operation, and resistive RAM (ReRAM) uses a lower write voltage than conventional Flash memory. This paper reviews design challenges associated with low-voltage SRAM, memristor logic, and ReRAM. We also propose a novel scheme involving homogeneous memory with heterogeneous VDD (HMHV) to further reduce the power consumption of 3D-ICs comprising multiple memory layers.
Keywords :
integrated circuit design; low-power electronics; memristors; random-access storage; thermal stresses; three-dimensional integrated circuits; low power 3D-IC; low supply voltage; low-power 3D die-stacked IC designs; low-voltage SRAM; memristor logic; mobile systems; power consumption; power-down mode; resistive memory; thermal stress; Hip; Nonvolatile memory;
Conference_Titel :
ASIC (ASICON), 2011 IEEE 9th International Conference on
Conference_Location :
Xiamen
Print_ISBN :
978-1-61284-192-2
Electronic_ISBN :
2162-7541
DOI :
10.1109/ASICON.2011.6157181