DocumentCode :
3381116
Title :
Architecture for reconfigurable MIMO detector and its FPGA implementation
Author :
Bhagawat, Pankaj ; Dash, Rajballav ; Choi, Gwan
Author_Institution :
Dept. of E.C.E, Texas A&M Univ., College-Station, TX
fYear :
2008
fDate :
Aug. 31 2008-Sept. 3 2008
Firstpage :
61
Lastpage :
64
Abstract :
Multiple Input Multiple Output (MIMO) system is a key technology for future high speed wireless communication standards like 802.11n, WIGWAM, and WiMax. These standards require support for multiple modulation and coding schemes. Hence, the receiver hardware should be able to accomodate these schemes preferably on a single reconfigurable architecture. Current MIMO detector implementations are constrained by the throughput and dynamic reconfigurability requirements. This paper presents an FPGA implementation of a novel MIMO detector architecture which addresses these issues. The proposed design is able to reconfigure on the fly without significant latency overhead and delivers quasi-optimal Bit Error Rate(BER). The regularity of the architecture makes it suitable for a highly parallel and pipelined implementation. Our design is implemented on a Xilinx Virtex-4 FPGA, and has a parallelism factor of four with four pipeline stages. Additionally, the design does not use multipliers, and has minimal control overhead(0.3%). Our detector achieves a throughput of 280 Mbps for QPSK, 140 Mbps for 16-QAM, and 52.5 Mbps for 64-QAM. The detector, with a non-processor based control unit, has many qualities of a systolic architecture which makes it highly suitable for ASIC implementation.
Keywords :
MIMO communication; application specific integrated circuits; encoding; error statistics; field programmable gate arrays; quadrature amplitude modulation; quadrature phase shift keying; 802.11n; ASIC implementation; BER; FPGA implementation; QAM; QPSK; Virtex-4 FPGA; WIGWAM; WiMax; bit rate 140 Mbit/s; bit rate 280 Mbit/s; bit rate 52.5 Mbit/s; coding schemes; future high speed wireless communication standards; multiple input multiple output system; multiple modulation; quasi-optimal bit error rate; receiver hardware; reconfigurable MIMO detector; Communication standards; Detectors; Field programmable gate arrays; Hardware; MIMO; Modulation coding; Reconfigurable architectures; Throughput; WiMAX; Wireless communication; 802.11n; FPGA; Fixed Sphere Decoding (FSD) Algorithm; MIMO systems; On-the-fly Reconfigurability;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronics, Circuits and Systems, 2008. ICECS 2008. 15th IEEE International Conference on
Conference_Location :
St. Julien´s
Print_ISBN :
978-1-4244-2181-7
Electronic_ISBN :
978-1-4244-2182-4
Type :
conf
DOI :
10.1109/ICECS.2008.4674791
Filename :
4674791
Link To Document :
بازگشت