Title :
Detection of inter-port bridging faults in dual-port memories
Author :
Choi, Ho-Yong ; Saluja, Kewal K.
Author_Institution :
Sch. of Electron. Eng., Chungbuk Nat. Univ., CheongJu, South Korea
fDate :
May 30 2010-June 2 2010
Abstract :
This paper presents an approach and test sequence to detect inter-port bridging faults in dual-port memories. Unlike other approaches we model a fault as a four-way bridging fault which is more reflective of a real defect. In our test approach, we consider word- and bit- line bridges, both in structure and in functional modes. Further, faults for all scenarios namely, read-read, write-write, and read-write ports are considered. We also propose the use of additional logic, three wide-OR gates, to detect certain inter-port faults that may remain undetected otherwise. Our approach achieves 100% coverage of all inter-port bridging faults.
Keywords :
fault location; logic circuits; logic gates; bit-line bridges; detect inter-port bridging faults; dual-port memories; four-way bridging fault; inter-port bridging faults detection; inter-port faults; logic gates; read-read ports; read-write ports; test sequence; wide-OR gates; word-line bridges; write-write ports; Bridges; Electrical fault detection; Electronic equipment testing; Fault detection; Geometry; Logic gates; Multiprocessing systems; Random access memory; Read-write memory;
Conference_Titel :
Circuits and Systems (ISCAS), Proceedings of 2010 IEEE International Symposium on
Conference_Location :
Paris
Print_ISBN :
978-1-4244-5308-5
Electronic_ISBN :
978-1-4244-5309-2
DOI :
10.1109/ISCAS.2010.5537500