DocumentCode :
3381229
Title :
Incremental layout optimization for NoC designs based on MILP formulation
Author :
Liu, Jia ; Ma, Yuchun ; Xu, Ning ; Wang, Yu
Author_Institution :
Dept. of Comput. Sci. & Technol., Tsinghua Univ., Beijing, China
fYear :
2011
fDate :
25-28 Oct. 2011
Firstpage :
357
Lastpage :
360
Abstract :
Network-on-Chip (NoC) architectures have been proposed as a promising alternative to classic bus-based communication architectures. In NoC design, power efficiency is a crucial concern that runs through the whole synthesis process, such as topology generation, mapping, routing, et al. However, it is hard to converge at the final layout generation stage since different stages have different design objects. In this paper, we present an incremental power-aware layout optimization method based on a Mixed Integer Linear Programming (MILP) model at post-layout stage in NoC design. Experimental results show that our optimization flow can achieve 23.3% power reduction on wires with a reasonable runtime while both the area and chip performance would not compromise.
Keywords :
circuit optimisation; integer programming; linear programming; network-on-chip; MILP formulation; NoC designs; classic bus-based communication architectures; incremental power-aware layout optimization method; mapping; mixed integer linear programming model; network-on-chip architectures; routing; topology generation; Layout; MPEG 4 Standard; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
ASIC (ASICON), 2011 IEEE 9th International Conference on
Conference_Location :
Xiamen
ISSN :
2162-7541
Print_ISBN :
978-1-61284-192-2
Electronic_ISBN :
2162-7541
Type :
conf
DOI :
10.1109/ASICON.2011.6157195
Filename :
6157195
Link To Document :
بازگشت