DocumentCode :
3381244
Title :
FPGA-based architecture for real-time synaptic plasticity computation
Author :
Belhadj, Bilel ; Tomas, Jean ; Malot, Olivia ; Kaoua, Gilles N. ; Bornat, Yannick ; Renaud, Sylvie
Author_Institution :
IMS Lab., Univ. Bordeaux 1 - CNRS/ENSEIRB, Talence
fYear :
2008
fDate :
Aug. 31 2008-Sept. 3 2008
Firstpage :
93
Lastpage :
96
Abstract :
Synaptic plasticity provides the basis for most models of learning, memory and development in neural networks. The challenge for neuromorphic system designers is to find out efficient architectures to process accurately and speedily plasticity rules for a large number of synaptic connections. In this work, we propose a configurable architecture for real-time synaptic plasticity computation. Based on a dedicated plasticity processor, the architecture runs plasticity rules after a predefined configuration. As proof of concept, we implement on a commercial FPGA a biologically inspired form of spike timing-dependent plasticity (STDP) with complex time dependencies between pairs of pre- and post-synaptic spikes. Experimental results evaluate computation accuracy and speed as well as the number of synaptic connections we can process.
Keywords :
field programmable gate arrays; neural nets; FPGA-based architecture; configurable architecture; dedicated plasticity processor; neural networks; neuromorphic system; real-time synaptic plasticity computation; spike timing-dependent plasticity; Backplanes; Biological neural networks; Biological system modeling; Biology computing; Computer architecture; Computer networks; Connectors; Field programmable gate arrays; Neurons; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronics, Circuits and Systems, 2008. ICECS 2008. 15th IEEE International Conference on
Conference_Location :
St. Julien´s
Print_ISBN :
978-1-4244-2181-7
Electronic_ISBN :
978-1-4244-2182-4
Type :
conf
DOI :
10.1109/ICECS.2008.4674799
Filename :
4674799
Link To Document :
بازگشت