DocumentCode :
3381705
Title :
Design aspects of carry lookahead adders with vertically-stacked nanowire transistors
Author :
Sacchetto, Davide ; Ben-Jamaa, M. Haykel ; De Micheli, G. ; Leblebici, Y. Usuf
Author_Institution :
Integrated Syst. Lab. (LSI), Ecole Polytech. Fed. de Lausanne, Lausanne, Switzerland
fYear :
2010
fDate :
May 30 2010-June 2 2010
Firstpage :
1715
Lastpage :
1718
Abstract :
This paper discusses the newly introduced vertically-stacked silicon nanowire gate-all-around field-effect-transistor technology and its advantages for higher density layout design. The vertical nanowire stacking technology allows very-high density arrangement of nanowire transistors with near-ideal characteristics, and opens the possibility for design optimization by adjusting the number of nanowire stacks without affecting the footprint area of the device. Several libraries for combinational logic synthesis have been designed and implemented for the synthesis of carry-lookahead adders, using the vertically-stacked nanowire technology. The reduction in silicon active area occupancy of vertically-stacked gates are envisaged of great significance for regular cell mapping, in disruptive future applications based on nanowire transistor arrays.
Keywords :
adders; field effect transistors; logic design; nanowires; carry lookahead adders; gate-all-around field-effect-transistor technology; vertically-stacked nanowire transistors; vertically-stacked silicon nanowire; CMOS technology; Circuits; Fingers; Laboratories; Libraries; Logic design; Logic gates; Nanoscale devices; Silicon on insulator technology; Stacking; arithmetic blocks; cell library; logic synthesis; nanowire arrays;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems (ISCAS), Proceedings of 2010 IEEE International Symposium on
Conference_Location :
Paris
Print_ISBN :
978-1-4244-5308-5
Electronic_ISBN :
978-1-4244-5309-2
Type :
conf
DOI :
10.1109/ISCAS.2010.5537526
Filename :
5537526
Link To Document :
بازگشت