DocumentCode :
3381884
Title :
A 4-channel 8-bit 650-MSample/s DAC with interpolation filter for embedded application
Author :
Ha, Qianqian ; Ye, Fan ; Chen, Chixiao ; Zhu, Xiaoshi ; Wang, Mingshuo ; Lin, Yujing ; Li, Ning ; Ren, Junyan
Author_Institution :
State Key Lab. of ASIC & Syst., Fudan Univ., Shanghai, China
fYear :
2011
fDate :
25-28 Oct. 2011
Firstpage :
492
Lastpage :
495
Abstract :
This paper presents a 4-channel 8-bit 6-2 segmented current-steering digital-to-analog converter implemented in 0.13μm CMOS process. For the consideration of embedded application two-times interpolation filter with 4 channels´ parallel inputs is added to the DAC input block. Besides, the DAC system is also optimized for a good high-frequency performance. An improved swing reduction circuit is proposed to decrease the digital signal feed-through to the output. The double centroid current array layout is also used to avoid systemic and graded errors. The measured results show that the DAC achieves over 50dB SFDR at 61MHz input and over 41dB at Nyquist input under a sampling rate of 650MS/s at power consumption of 18mW from a 1.2 V power supply.
Keywords :
CMOS integrated circuits; digital-analogue conversion; interpolation; low-power electronics; DAC; current-steering digital-to-analog converter; digital signal feed-through; double centroid current array layout; embedded application; frequency 61 MHz; interpolation filter; power 18 mW; swing reduction circuit; voltage 1.2 V; CMOS integrated circuits; CMOS technology; Power supplies; Radio frequency; Registers; Robustness; Switching circuits;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
ASIC (ASICON), 2011 IEEE 9th International Conference on
Conference_Location :
Xiamen
ISSN :
2162-7541
Print_ISBN :
978-1-61284-192-2
Electronic_ISBN :
2162-7541
Type :
conf
DOI :
10.1109/ASICON.2011.6157229
Filename :
6157229
Link To Document :
بازگشت