Title :
A fast settling and low reference spur PLL with double sampling phase detector
Author :
Huang, Guo-Jue ; Chen, Che-Sheng ; Wuen, Wen-Shen ; Wen, Kuei-Ann
Author_Institution :
Dept. of Electron. Eng., Nat. Chiao Tung Univ., Hsinchu
fDate :
Aug. 31 2008-Sept. 3 2008
Abstract :
This paper proposes a double sampling phase detector (DSPD) for the charge-pump phase-locked loop (PLL) design. The DSPD can double the PLL loop bandwidth to obtain the fast settling time and meanwhile shift the reference spur to higher frequency to suppress the reference spur. Verilog-AMS charge-pump PLL timing models with DSPD and conventional phase detector (PD) are developed to verify the fast settling time and low reference spur. By comparing the DSPD architecture to the conventional PD architecture, the settling time can be reduced 50% in the 30 ppm frequency accuracy and the reference spur can be suppressed 5.9 dB.
Keywords :
charge pump circuits; hardware description languages; phase detectors; phase locked loops; timing circuits; Verilog-AMS charge-pump PLL timing; charge-pump phase-locked loop; double sampling phase detector; low reference spur PLL; Bandwidth; Charge pumps; Filters; Gain; Phase detection; Phase frequency detector; Phase locked loops; Sampling methods; Voltage control; Voltage-controlled oscillators;
Conference_Titel :
Electronics, Circuits and Systems, 2008. ICECS 2008. 15th IEEE International Conference on
Conference_Location :
St. Julien´s
Print_ISBN :
978-1-4244-2181-7
Electronic_ISBN :
978-1-4244-2182-4
DOI :
10.1109/ICECS.2008.4674854