Title :
Mapping of an N-Way Set Associative Cache to an N-Square Grid for the LRU Algorithm
Author :
Jaragh, Mansour H.
Author_Institution :
Comput. Eng. Dept, Kuwait Univ., Safat
Abstract :
The CPU memory delay gap is considered among the main issues in effecting the overall system performance. The cache system is introduce in the system to reduce the overall system delay time. The cache replacement policy is one of the most important factors that affect cache performance. With the trend of increasing associativity in second-level caches, implementing an effective replacement algorithm seems more challenging than just eliminating conflict misses. The contribution of this paper is in designing a practical circuit for the Least recently used (LRU) algorithm using a square grid that is easily mapped to an nxn grid of memory elements. The suggested method is seen to be mapped in a one to one basis to its corresponding hardware.
Keywords :
cache storage; content-addressable storage; CPU memory delay gap; N-square grid; N-way set associative cache; cache performance; cache replacement policy; cache system; central processing unit; least recently used algorithm; memory elements grid; overall system delay time; replacement algorithm; Algorithm design and analysis; Circuits; Delay effects; Delay systems; Educational institutions; Grid computing; Hardware; Petroleum; Random access memory; System performance;
Conference_Titel :
TENCON 2005 2005 IEEE Region 10
Conference_Location :
Melbourne, Qld.
Print_ISBN :
0-7803-9311-2
Electronic_ISBN :
0-7803-9312-0
DOI :
10.1109/TENCON.2005.300912