DocumentCode :
3382380
Title :
Statistical timing yield improvement of dynamic circuits using negative capacitance technique
Author :
Mostafa, Hassan ; Anis, Mohab ; Elmasry, Mohamed
Author_Institution :
Dept. of Electr. & Comput. Eng., Univ. of Waterloo, Waterloo, ON, Canada
fYear :
2010
fDate :
May 30 2010-June 2 2010
Firstpage :
1747
Lastpage :
1750
Abstract :
Dynamic logic circuits are considered the best choice for high performance applications due to their relatively high speed. These high performance applications have strict timing constraints. Moreover, process variations create a large variability in the dynamic circuit delay in scaled technologies impacting the timing yield. In this paper, the negative capacitance is adopted, for the first time, for statistical timing yield improvement under process variations. Simulation results show that the adoption of the negative capacitance at the output of a 16-input dynamic NOR gate improves the timing yield by reducing the dynamic circuit delay. In addition, the negative capacitance adoption results in power saving of 10% and reduces the delay variability by 57.6%.
Keywords :
logic circuits; statistical analysis; delay variability; dynamic logic circuits; high performance applications; negative capacitance technique; statistical timing yield; strict timing constraints; Application software; CMOS technology; Circuit simulation; Clocks; Delay; Frequency; Logic circuits; Parasitic capacitance; Threshold voltage; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems (ISCAS), Proceedings of 2010 IEEE International Symposium on
Conference_Location :
Paris
Print_ISBN :
978-1-4244-5308-5
Electronic_ISBN :
978-1-4244-5309-2
Type :
conf
DOI :
10.1109/ISCAS.2010.5537560
Filename :
5537560
Link To Document :
بازگشت