Title :
A 0.8ps minimum-resolution sub-exponent TDC for ADPLL in 0.13µm CMOS
Author :
Liu, Xiaolu ; Yan, Na ; Tan, Xi ; Min, Hao
Author_Institution :
Dept. of Microelectron., Fudan Univ., Shanghai, China
Abstract :
This paper presents the design of a sub-exponent time-to-digital converter (TDC) that amplifies a time residue to improve both the time resolution and measurement range. The sub-exponent TDC quantizes the fractional time difference with a cascading chain of 2×time amplifiers. A digitally self-calibrated TA circuit is developed to achieve large input range and stable gain. Simulation results show that implemented in SMIC 0.13μm CMOS, the proposed TDC can achieve a minimum resolution of 0.8ps, a measurement range of 14bits, and a power dissipation of 2mW at 60MHz.
Keywords :
CMOS integrated circuits; digital phase locked loops; time-digital conversion; ADPLL; CMOS; SMIC; fractional time difference; frequency 60 MHz; measurement range; minimum-resolution subexponent TDC; power 2 mW; power dissipation; size 0.13 micron; time resolution; time-to-digital converter; Frequency conversion; Frequency synthesizers; Integrated circuits; Noise; Time frequency analysis; Time-to-digital converter; all-digital PLL; time amplifier;
Conference_Titel :
ASIC (ASICON), 2011 IEEE 9th International Conference on
Conference_Location :
Xiamen
Print_ISBN :
978-1-61284-192-2
Electronic_ISBN :
2162-7541
DOI :
10.1109/ASICON.2011.6157277