DocumentCode :
3382711
Title :
Low-power SOC implementation: What you need to know
Author :
Shi, Kaijian
Author_Institution :
Synopsys, USA
fYear :
2010
fDate :
27-29 Sept. 2010
Firstpage :
95
Lastpage :
95
Abstract :
Summary form only given. Power-gating and voltage scaling are two advanced power reduction methods in sub-65 nm production designs. The power-gating method reduces chip power in the sleep mode in which inactive blocks are shut down by turning off power supplies to the blocks through switch cells. The voltage scaling method lowers chip power by scaling down supply voltage to those parts of the design that operate at slow speed. Both methods are very effective and hence adopted in leading-edge low-power production designs. Implementations of such designs become very challenge due to design complexity introduced by the methods. This embedded tutorial address the challenges in advanced low-power SOC implementations and provides guidelines based on the years of experience in various advanced low-power production designs.
Keywords :
integrated circuit design; low-power electronics; system-on-chip; advanced power reduction methods; leading-edge low-power production designs; low-power SOC; power-gating method; sleep mode; voltage scaling method;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
SOC Conference (SOCC), 2010 IEEE International
Conference_Location :
Las Vegas, NV
ISSN :
Pending
Print_ISBN :
978-1-4244-6682-5
Type :
conf
DOI :
10.1109/SOCC.2010.5784644
Filename :
5784644
Link To Document :
بازگشت