Title :
An efficient pulse flip-flop based launch-on-shift scan cell
Author :
Kumar, Rajesh ; Khatri, Sunil P.
Author_Institution :
Dept. of ECE, Texas A&M Univ., College Station, TX, USA
fDate :
May 30 2010-June 2 2010
Abstract :
At-speed testing is essential for VLSI ICs implemented in nanometer technologies, operating at high clock speeds. Traditional scan based methodologies can be used for at-speed testing using a transition delay fault model. There are two common techniques to launch the transition-launch-on-shift (LOS) and launch-on-capture (LOC). LOS gives better fault coverage than LOC, but the main drawback of LOS is its requirement of a global at-speed scan enable (SE) signal that needs to be distributed across the IC. In this paper, we propose a pulsed flip-flop based LOS scan cell (PUFLOS cell) and a fast local scan enable generation circuit Our pulsed flip-flop based scan cell has 23.2% lower power dissipation and 27.3% better timing than a conventional muxed D-flip-flop based LOS scan cell. The layout area of our PUFLOS cell is 21% smaller than conventional LOS scan cell. Monte Carlo simulations demonstrate that our design is more robust to process variations than the conventional scan cell.
Keywords :
Monte Carlo methods; VLSI; flip-flops; integrated circuit testing; nanotechnology; Monte Carlo simulations; VLSI IC at-speed testing; efficient pulse flip-flop; global at-speed scan enable signal; high clock speeds; launch-on-capture cell; launch-on-shift scan cell; muxed D-flip-flop based LOS scan cell; nanometer technology; power dissipation; pulsed flip-flop based LOS scan cell; transition delay fault model; Circuit faults; Clocks; Delay; Distributed power generation; Flip-flops; Lab-on-a-chip; Power generation; Pulse circuits; Testing; Very large scale integration;
Conference_Titel :
Circuits and Systems (ISCAS), Proceedings of 2010 IEEE International Symposium on
Conference_Location :
Paris
Print_ISBN :
978-1-4244-5308-5
Electronic_ISBN :
978-1-4244-5309-2
DOI :
10.1109/ISCAS.2010.5537612