Title :
Energy and delay-aware mapping for real-time digital processing system on network on chip platforms
Author :
Chen, Yiou ; Hu, Jianhao ; Chen, Gengsheng ; Ling, Xiang
Author_Institution :
Nat. Key Lab. of Sci. & Technol. on Commun., Univ. of Electron. Sci. & Technol. of China, Chengdu, China
Abstract :
The mapping algorithm is one of the most important topics for Network on chip design. This paper proposes a new mapping algorithm, which uses an optimized energy model. In addition, we adopt a multiple-to-multiple mapping scheme to enhance concurrency and increase efficiency. The proposed approach uses NSGA-II to achieve the global optimal solutions for NoC platforms. The simulation results prove that the proposed approach can achieve better energy and delay performance for both 2-D and 3-D NoC than random mapping.
Keywords :
integrated circuit design; network-on-chip; optimisation; NSGA-II; delay-aware mapping; energy model; global optimal solution; multiple-to-multiple mapping scheme; network on chip design; real-time digital processing system; Delay; OFDM;
Conference_Titel :
SOC Conference (SOCC), 2010 IEEE International
Conference_Location :
Las Vegas, NV
Print_ISBN :
978-1-4244-6682-5
DOI :
10.1109/SOCC.2010.5784699