DocumentCode :
3384041
Title :
Impact of MOS threshold-voltage mismatch in current-steering DACs for CT ΣΔ modulators
Author :
Andersson, Mattias ; Anderson, Martin ; Andreani, Pietro ; Sundstrom, Lars
Author_Institution :
Dept. of Electr. & Inf. Technol., Lund Univ., Lund, Sweden
fYear :
2010
fDate :
May 30 2010-June 2 2010
Firstpage :
4021
Lastpage :
4024
Abstract :
This paper studies the impact of MOS threshold-voltage (Vth) mismatch in the switch pairs of the current-steering DAC used in the feedback path of continuous-time (CT) ΣΔ modulators. The Vth mismatch causes an asymmetric feedback pulse, whose effect is investigated both for return-to-zero (RZ) and non-return-to-zero (NRZ) feedback DACs, with and without dynamic element matching (data-weighted averaging, DWA). All cases except RZ DAC with DWA show a large degradation in both SNDR and SFDR performance, while a RZ DAC with DWA displays an (almost) ideal performance. A mismatch-aware DAC model has been developed in VerilogA, showing an excellent agreement with component-level spectre simulations and enabling a fast exploration of the design space.
Keywords :
MIS devices; delta-sigma modulation; CT ΔΣ modulators; DWA displays; MOS threshold-voltage mismatch; VerilogA; asymmetric feedback pulse; component-level spectre simulations; continuous-time ΣΔ modulators; current-steering DAC; mismatch-aware DAC model; nonreturn-to-zero feedback DAC; return-to-zero feedback DAC; Capacitors; Circuit simulation; Displays; Hardware design languages; Indium phosphide; Intersymbol interference; MOS devices; Optical signal processing; Output feedback; Switches;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems (ISCAS), Proceedings of 2010 IEEE International Symposium on
Conference_Location :
Paris
Print_ISBN :
978-1-4244-5308-5
Electronic_ISBN :
978-1-4244-5309-2
Type :
conf
DOI :
10.1109/ISCAS.2010.5537641
Filename :
5537641
Link To Document :
بازگشت