DocumentCode :
3384159
Title :
High Performance and Low Power Synthesis Approach for ACTEL based FPGAs
Author :
Marik, Maitrali ; Pal, Ajit
Author_Institution :
IBM Global Services, Bangalore
fYear :
2005
fDate :
21-24 Nov. 2005
Firstpage :
1
Lastpage :
6
Abstract :
This paper presents a novel logic synthesis and technology mapping approach for Actel-1 MUX-based Field Programmable Gate Arrays (FPGAs) for low power and high performance applications. To deal with functions of large number of variables, decomposed BDD representation has been used. As there is one-to-one correspondence between the BDD representation and the 2-to-l MUX realization, BDD representation allows the use of simple and efficient algorithm for technology mapping to MUX-based FPGAs. Several optimization techniques have been adopted in technology independent and technology mapping phases to minimize area, delay and power dissipation of the realized circuits. Performance of the proposed approach has been compared with the help of experimental results on a large number of ISCAS benchmark circuits.
Keywords :
field programmable gate arrays; logic circuits; optimisation; Actel-1 MUX-based field programmable gate arrays; ISCAS benchmark circuits; decomposed BDD representation; logic synthesis; mapping; one-to-one correspondence; optimization; power dissipation; Binary decision diagrams; Boolean functions; Circuit synthesis; Data structures; Delay; Field programmable gate arrays; Phased arrays; Programmable logic arrays; Routing; Silicon;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
TENCON 2005 2005 IEEE Region 10
Conference_Location :
Melbourne, Qld.
Print_ISBN :
0-7803-9311-2
Electronic_ISBN :
0-7803-9312-0
Type :
conf
DOI :
10.1109/TENCON.2005.301096
Filename :
4085285
Link To Document :
بازگشت