DocumentCode :
3384717
Title :
An improved soft BCH decoder with one extra error compensation
Author :
Lin, Yi-Min ; Chang, Hsie-Chia ; Lee, Chen-Yi
Author_Institution :
Dept. of Electron. Eng., Nat. Chiao Tung Univ., Hsinchu, Taiwan
fYear :
2010
fDate :
May 30 2010-June 2 2010
Firstpage :
3941
Lastpage :
3944
Abstract :
In existing soft decision algorithms, a soft BCH decoders provides better error correcting performance but has much higher hardware complexity than a traditional hard BCH decoder. In this paper, a soft BCH decoder with both better error correcting performance and lower complexity is presented. The low complexity feature of the proposed architecture is achieved by dealing with least reliable bits. By compensating extra one error outside the least reliable set, the error correcting ability is improved. In addition, the proposed error locator evaluator evaluates error locations without Chien search, leading to high throughput. As compared with the traditional hard BCH decoder, the experimental result reveals that our proposed improved soft BCH decoder can achieve 0.75db coding gain for BCH (255,239) code. Implemented in standard CMOS 90nm technology, it can reach 316.3Mb/s throughput at 360MHz operation frequency with gate-count of 4.06K according to the post-layout simulations.
Keywords :
BCH codes; error compensation; error correction codes; Bose-Chaudhuri-Hocquenghen codes; error compensation; error correction codes; soft BCH decoder; Bit error rate; CMOS technology; Decoding; Digital video broadcasting; Error compensation; Error correction; Frequency; Hardware; Polynomials; Throughput;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems (ISCAS), Proceedings of 2010 IEEE International Symposium on
Conference_Location :
Paris
Print_ISBN :
978-1-4244-5308-5
Electronic_ISBN :
978-1-4244-5309-2
Type :
conf
DOI :
10.1109/ISCAS.2010.5537672
Filename :
5537672
Link To Document :
بازگشت