Title :
An ALU-based universal architecture for FIR filters
Author :
Ruan, A.W. ; Liao, Y.B. ; Li, P. ; Li, J.X.
Author_Institution :
State Key Lab. of Electron. Films & Integrated Devices, Univ. of Electron. Sci. & Technol. of China, Chengdu, China
Abstract :
Traditionally, each time a new finite impulse response (FIR) filter is required to design, a new algorithm have to be developed specially for the FIR filter. Furthermore, corresponding hardware architecture must be designed specially to meet the requirement of the FIR specifications. An arithmetic logic unit (ALU) based universal FIR filter suitable for implementation in field programmable gate arrays (FPGA) is proposed in this paper. Rather than multiplier-accumulator based architecture used in conventional FIR, the proposed ALU architecture implements FIR functions by using accumulators and shift-registers controlled by the instructions of ROM. Furthermore, TDMA (time division multiplexing access) technique is employed to reduce chip size. In a case study, a 64-tap FIR filter is designed by the proposed architecture.
Keywords :
FIR filters; digital arithmetic; field programmable gate arrays; read-only storage; shift registers; time division multiple access; ALU-based universal architecture; FIR filter; ROM instruction; TDMA technique; accumulator; arithmetic logic unit; field programmable gate array; finite impulse response; shift-register; time division multiplexing access; Algorithm design and analysis; Arithmetic; Computer architecture; Digital signal processing chips; Field programmable gate arrays; Finite impulse response filter; Hardware; Read only memory; Signal processing algorithms; Table lookup;
Conference_Titel :
Communications, Circuits and Systems, 2009. ICCCAS 2009. International Conference on
Conference_Location :
Milpitas, CA
Print_ISBN :
978-1-4244-4886-9
Electronic_ISBN :
978-1-4244-4888-3
DOI :
10.1109/ICCCAS.2009.5250337