Title :
On the output events in concurrent error detection schemes
Author :
De Vasconcelos, Maí C R. ; Franco, Denis T. ; de B.Naviner, L.A. ; Naviner, Jean-François
Author_Institution :
Inst. TELECOM, CNRS, Paris
fDate :
Aug. 31 2008-Sept. 3 2008
Abstract :
Extra circuitry for concurrent error detection (CED) schemes is becoming an essential feature as IC technologies continue to scale. Soft errors have emerged as an important challenge in the nanoscale design and several works are dedicated to quantify the CED effective enhancement in systems dependability, but none of them makes a comprehensive description of the output events that can occur in such schemes. In this paper we propose a methodology to evaluate circuits with CED, including the time penalty as a relevant metric even in hardware redundancy techniques. We have also proposed a FPGA-based emulation platform to improve run-time performance.
Keywords :
error detection; field programmable gate arrays; integrated circuit reliability; FPGA-based emulation platform; concurrent error detection schemes; hardware redundancy techniques; nanoscale design; output events; time penalty; Circuit faults; Electrical fault detection; Emulation; Error analysis; Event detection; Fault detection; Hardware; Redundancy; Runtime; Telecommunications; Concurrent error detection; fault tolerance; reliability analysis; self-checking operators; soft errors;
Conference_Titel :
Electronics, Circuits and Systems, 2008. ICECS 2008. 15th IEEE International Conference on
Conference_Location :
St. Julien´s
Print_ISBN :
978-1-4244-2181-7
Electronic_ISBN :
978-1-4244-2182-4
DOI :
10.1109/ICECS.2008.4675019