DocumentCode :
3385213
Title :
A FPGA-based Architecture for Block Matching Motion Estimation Algorithm
Author :
Rangan, Kasturi B K ; Reddy, Manohar P. ; Reddy, V.S.K.
Author_Institution :
Dept. of ECE, JNT Univ., Hyderabad
fYear :
2005
fDate :
21-24 Nov. 2005
Firstpage :
1
Lastpage :
5
Abstract :
A FPGA-based architecture to achieve a real time processing of full-search block matching motion estimation algorithm, is described. Although many ASICs for motion estimation have been developed, either the chip complexity is too high or the optimal accuracy was not achieved. Based on the regular parallel design a real-time FPGA chip is designed and it has been implemented using 16- processing elements to meet the real time requirement. The design can achieve clock frequency up to 120 MHz. Its performance has been compared with other architectures reported in the literature and the results are encouraging.
Keywords :
field programmable gate arrays; motion estimation; real-time systems; FPGA-based architecture; full-search block matching motion estimation algorithm; realtime FPGA chip; Clocks; Computational complexity; Computer architecture; Distortion measurement; Field programmable gate arrays; Motion estimation; Throughput; Very large scale integration; Video coding; Video compression; Block Matching; FPGA; Full-Search Motion Estimation; Video Coding;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
TENCON 2005 2005 IEEE Region 10
Conference_Location :
Melbourne, Qld.
Print_ISBN :
0-7803-9311-2
Electronic_ISBN :
0-7803-9312-0
Type :
conf
DOI :
10.1109/TENCON.2005.301202
Filename :
4085332
Link To Document :
بازگشت