Title :
Extensions to programmable DSP architectures for reduced power dissipation
Author :
Mehendale, Mahesh ; Sherlekar, S.D. ; Venkatesh, G.
Author_Institution :
Texas Instrum. (India) Ltd., Bangalore, India
Abstract :
We present extensions to the programmable DSP architectures for reduced power dissipations. These extensions address power reduction in both external and internal buses, which form a major component of power dissipation in pipelined programmable processors such as DSPs. We present two techniques to reduce power dissipation in the program and data memory address buses, a technique to reduce cross-coupling related power dissipation in the program memory data bus and a technique for reducing power dissipation in the input buses of the ALU. We present results in terms of power savings using these techniques
Keywords :
VLSI; digital signal processing chips; integrated circuit design; logic design; ALU input buses; cross-coupling reduction; data memory address bus; external buses; internal buses; pipelined programmable processors; power dissipation reduction; program memory address bus; programmable DSP architectures; Capacitance; Digital signal processing; Digital signal processing chips; Finite impulse response filter; Hardware; Instruments; Pipeline processing; Power dissipation; Read-write memory; Writing;
Conference_Titel :
VLSI Design, 1998. Proceedings., 1998 Eleventh International Conference on
Conference_Location :
Chennai
Print_ISBN :
0-8186-8224-8
DOI :
10.1109/ICVD.1998.646575