Title :
Flash memory built-in self-diagnosis with test mode control
Author :
Yeh, Jen-Chieh ; Lai, Yan-Ting ; Shih, Yuan-Yuan ; Wu, Cheng-Wen ; Ho, Chien-Hung ; Lin, Yen-Tai
Author_Institution :
Dept. of Electr. Eng., Nat. Tsing Hua Univ., Hsinchu, Taiwan
Abstract :
The objective of this paper is to present a cost-effective fault diagnosis methodology for flash memory. Flash memory is enjoying a rapid market growth. The research for flash memory testing is mainly to reduce the test cost and improve the production yield. In this paper, we propose a fault diagnosis flow for flash memory. We also propose a flexible built-in self-diagnosis (BISD) design with enhanced test mode control, which reduces the test time and diagnostic data shift-out cycles by using parallel programming and erasure and employing a parallel shift-out mechanism. The area overhead of our BISD circuit is only about 0.5% for a 256Mb commodity flash memory chip. Experimental results from industrial chips show that the proposed diagnosis methodology has high accuracy in distinguishing the fault type.
Keywords :
built-in self test; fault diagnosis; flash memories; integrated circuit testing; integrated memory circuits; parallel programming; 256 MBytes; BISD circuit; BISD design; built-in self-diagnosis; fault type determination; flash memory chip; flash memory testing; parallel programming; parallel shift-out mechanism; test mode control; Automatic testing; Built-in self-test; Circuit faults; Circuit testing; Costs; Fault diagnosis; Flash memory; Nonvolatile memory; Parallel programming; Production;
Conference_Titel :
VLSI Test Symposium, 2005. Proceedings. 23rd IEEE
Print_ISBN :
0-7695-2314-5
DOI :
10.1109/VTS.2005.45