DocumentCode :
3386928
Title :
Design and FPGA implementation of digital noise generator based on superposition of Gaussian process
Author :
Zhao, Jihan ; Zhang, Yu ; Zhang, Guojing
Author_Institution :
Dept. of Electron. Eng., Tsinghua Univ., Beijing, China
fYear :
2011
fDate :
25-28 Sept. 2011
Firstpage :
277
Lastpage :
280
Abstract :
Currently in the design of digital communication system, in order to detect the communication quality, plenty of tests need to be done in a noisy environment. The common method is adding analog noise to the transmitted data on the radio. Adding digital noise has always been a difficulty. A digital noise generator based on superposition of Gaussian process is presented in this paper. And hardware program simulation is carried out using Quartus II combined with Modelsim software, even the performance of the digital noise generator is tested on FPGA, simultaneously, compared with the single Gaussian noise.
Keywords :
Gaussian noise; field programmable gate arrays; noise generators; FPGA implementation; Gaussian process; Modelsim software; Quartus II; analog noise; communication quality; digital communication system; digital noise generator; hardware program simulation; single Gaussian noise; Bit error rate; Communication systems; Gaussian distribution; Gaussian processes; Noise generators; Signal to noise ratio; Gaussian process; digital noise generator; superposition;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Communication Technology (ICCT), 2011 IEEE 13th International Conference on
Conference_Location :
Jinan
Print_ISBN :
978-1-61284-306-3
Type :
conf
DOI :
10.1109/ICCT.2011.6157878
Filename :
6157878
Link To Document :
بازگشت