Title :
An effective phase detector for phase-locked loops with wide capture range and fast acquisition time
Author :
Lin, Chi-Sheng ; Chien, Ting-Hsu ; Wey, Chin-Long
Author_Institution :
Nat. Chip Implementation Center, Hsinchu, Taiwan
fDate :
May 30 2010-June 2 2010
Abstract :
This paper describes and resolves the false locking issue in phase-locked loops (PLLs) with π-phase detector. In order to verify the proposed approach for acquisition and capture range performances of π-phase detector, the phase-controlled-current-source (PCCS) using the reversing scheme is implemented in TSMC 0.18μm 1P6M CMOS technology. In the simulation results, the locking time of the proposed approach is 6.7X faster than conventional PFD design. Moreover, the measurement results indicate the locking time of testing PLL is less than 2μs.
Keywords :
CMOS integrated circuits; phase detectors; phase locked loops; π-phase detector; TSMC 1P6M CMOS technology; false locking issue; phase-controlled-current-source; phase-locked loops; reversing scheme; CMOS technology; Feedback; Jitter; Phase detection; Phase frequency detector; Phase locked loops; Phase noise; Testing; Time measurement; Voltage-controlled oscillators;
Conference_Titel :
Circuits and Systems (ISCAS), Proceedings of 2010 IEEE International Symposium on
Conference_Location :
Paris
Print_ISBN :
978-1-4244-5308-5
Electronic_ISBN :
978-1-4244-5309-2
DOI :
10.1109/ISCAS.2010.5537799