DocumentCode :
3387408
Title :
Measures to improve delay fault testing on low-cost testers - a case study
Author :
Beck, Matthias ; Barondeau, Olivier ; Poehl, Frank ; Lin, Xijiang ; Press, Ron
Author_Institution :
Infineon Technol. AG, Munich, Germany
fYear :
2005
fDate :
1-5 May 2005
Firstpage :
223
Lastpage :
228
Abstract :
This paper addresses delay test for SOC devices on low-cost testers. The case study focuses on the at-speed testing for a state-of the-art microcontroller device by using an on-chip high-speed clock generator. The experimental results show that the simple on-chip high-speed clock generator is not sufficient to reach both high fault coverage and acceptable pattern count. Meanwhile, at-speed test constraints, required to enable the delay test on low cost testers, have a significant impact on test generation results. DFT techniques to increase fault coverage and to reduce pattern count are discussed.
Keywords :
clocks; delays; fault diagnosis; integrated circuit testing; microcontrollers; system-on-chip; DFT techniques; SOC devices; at-speed testing; delay fault testing; fault coverage; microcontroller device; on-chip high-speed clock generator; pattern count; Automatic test pattern generation; Automatic testing; Circuit faults; Circuit testing; Clocks; Computer aided software engineering; Delay; Phase locked loops; Production; Pulse generation;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Test Symposium, 2005. Proceedings. 23rd IEEE
ISSN :
1093-0167
Print_ISBN :
0-7695-2314-5
Type :
conf
DOI :
10.1109/VTS.2005.54
Filename :
1443427
Link To Document :
بازگشت