DocumentCode :
3387766
Title :
Buffer block planning for interconnect-driven floorplanning
Author :
Cong, J. ; Tianming Kong ; Pan, D.Z.
Author_Institution :
Dept. of Comput. Sci., California Univ., Los Angeles, CA, USA
fYear :
1999
fDate :
7-11 Nov. 1999
Firstpage :
358
Lastpage :
363
Abstract :
We study buffer block planning for interconnect-driven floorplanning in deep submicron designs. We first introduce the concept of feasible region (FR) for buffer insertion, and derive closed-form formula for FR. We observe that the FR for a buffer is quite large in general even under fairly tight delay constraints. Therefore, FR gives us a lot of flexibility to plan for buffer locations. We then develop an effective buffer block planning (BBP) algorithm to perform buffer clustering such that the overall chip area and the buffer block number can be minimized. To the best of our knowledge, this is the first in-depth study on buffer planning for interconnect-driven floorplanning with both area and delay consideration.
Keywords :
VLSI; circuit layout CAD; circuit optimisation; delays; integrated circuit layout; VLSI; buffer block planning; buffer clustering; buffer insertion; closed-form formula; deep submicron designs; delay constraints; feasible region; interconnect-driven floorplanning; Circuit optimization; Circuit synthesis; Clustering algorithms; Computer science; Delay estimation; Design optimization; Integrated circuit interconnections; Routing; Very large scale integration; Wire;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer-Aided Design, 1999. Digest of Technical Papers. 1999 IEEE/ACM International Conference on
Conference_Location :
San Jose, CA, USA
ISSN :
1092-3152
Print_ISBN :
0-7803-5832-5
Type :
conf
DOI :
10.1109/ICCAD.1999.810675
Filename :
810675
Link To Document :
بازگشت