Title :
Application of segmented auto threshold (SAT) for 0.5 μm and 0.35 μm logic interconnect layers
Author :
Nagaswami, V.R. ; Grimeault, S. ; Dover, R.J.
Author_Institution :
Philips Semicond., Nijmegen, Netherlands
Abstract :
In semiconductor processing, the chemical mechanical polishing technique (CMP) for planarising the inter-level dielectric layer has become a common practice. Unfortunately, the polishing causes a smooth oxide thickness variation across the wafer which appears as colour variation when inspected by a bright field inspection system. The CMP process is usually followed by a Contact or Via operation filled with Tungsten Plug and then by a metallisation scheme. The metal is typically deposited at a temperature of about 450 °C which results in a grainy metal
Keywords :
inspection; integrated circuit interconnections; integrated circuit metallisation; logic arrays; polishing; 0.35 micron; 0.5 micron; 450 degC; bright field inspection system; chemical mechanical polishing technique; colour variation; logic interconnect layers; metallisation scheme; segmented auto threshold; semiconductor processing; smooth oxide thickness variation; via operation; Brightness; Colored noise; Histograms; Inspection; Logic; Pixel; Semiconductor device manufacture; Semiconductor device noise; Sputter etching; Tungsten;
Conference_Titel :
Advanced Semiconductor Manufacturing Conference and Workshop, 1997. IEEE/SEMI
Conference_Location :
Cambridge, MA
Print_ISBN :
0-7803-4050-7
DOI :
10.1109/ASMC.1997.630719