Title :
Analysis of layout density in FinFET standard cells and impact of fin technology
Author_Institution :
Dept. of Inf. Eng., Univ. of Siena, Siena, Italy
fDate :
May 30 2010-June 2 2010
Abstract :
In this paper, the layout density of three-terminal FinFET logic circuits is extensively analyzed. As opposite to previous works, which are focused either on single devices or simplistic circuits, this analysis explicitly includes the geometric constraints that are imposed by the standard cell approach. The impact of the fin technology is analyzed by comparing the lithography- and spacer-defined approaches, as well as evaluating the dependence of layout density on the fin height. Results show that FinFET standard cells have a layout density that is better than bulk cells even for moderately tall fins. The fin height is also shown to be a powerful knob to improve the layout density in FinFET cells. Analysis also shows that the usually claimed 2X density improvement of the spacer-defined technology compared to the lithography-defined is dramatically reduced in real standard cells, and can be negligible for tall fins. All results are justified through considerations at the physical level of abstraction. Various versions of a 32-nm 44-gate library are laid out to carry out the analysis.
Keywords :
MOSFET; lithography; logic circuits; logic design; Fin technology; FinFET logic circuit; FinFET standard cell; geometric constraint; layout density; lithography; spacer-defined approach; CMOS process; CMOS technology; Circuit analysis; FinFETs; Information analysis; Libraries; Logic circuits; Manufacturing; Space technology; Very large scale integration;
Conference_Titel :
Circuits and Systems (ISCAS), Proceedings of 2010 IEEE International Symposium on
Conference_Location :
Paris
Print_ISBN :
978-1-4244-5308-5
Electronic_ISBN :
978-1-4244-5309-2
DOI :
10.1109/ISCAS.2010.5537930