DocumentCode :
3389932
Title :
Optimization of clock-gating structures for low-leakage high-performance applications
Author :
Castro, Javier ; Parra, Pilar ; Acosta, Antonio J.
Author_Institution :
Inst. de Microelectron. de Sevilla, Univ. de Sevilla, Sevilla, Spain
fYear :
2010
fDate :
May 30 2010-June 2 2010
Firstpage :
3220
Lastpage :
3223
Abstract :
Clock Gating (CG) is a well known technique to reduce dynamic power consumption by stopping the clock to avoid unnecessary transitions in synchronous circuits. The abilities of different CG-styles to save power at a flip-flop level, depending on the input activity, are analysed in this paper. Also, since conventional CG techniques usually do not take into account leakage power, some optimization procedures and guidelines are presented for leakage reduction. Focusing on those structures that do not need a latch to remove undesired transitions in gated clock, a leakage value of a fourth of the original one is achieved without degradation in timing performances.
Keywords :
clocks; flip-flops; leakage currents; clock-gating structures; dynamic power consumption; flip-flop level; leakage power; leakage reduction; low-leakage high-performance applications; optimization; synchronous circuits; Character generation; Circuits; Clocks; Degradation; Energy consumption; Flip-flops; Latches; Signal design; Signal generators; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems (ISCAS), Proceedings of 2010 IEEE International Symposium on
Conference_Location :
Paris
Print_ISBN :
978-1-4244-5308-5
Electronic_ISBN :
978-1-4244-5309-2
Type :
conf
DOI :
10.1109/ISCAS.2010.5537934
Filename :
5537934
Link To Document :
بازگشت