DocumentCode :
3390344
Title :
Evaluation of WCDMA receiver baseband processing on a Multi-Processor System-On-Chip
Author :
Fazal, Rehan ; Hussain, Waqar ; Ahonen, Tapani ; Nurmi, Jari
Author_Institution :
Dept. of Electron. & Commun. Eng., Tampere Univ. of Technol., Tampere, Finland
fYear :
2013
fDate :
1-3 July 2013
Firstpage :
1
Lastpage :
7
Abstract :
In this paper, we have described the mapping of four important kernels that are multi-path estimation, demodulation, channel estimation and symbol demapping on a Multi-Processor System-on-Chip (MPSoC) platform. These kernels are important steps to be performed by the receiver working on Wide band Code-Division Multiple Access (WCDMA) standard. At first, we mapped all of these kernels on a single Reduced Instruction Set Computing (RISC) processor and later on an MPSoC to compare the performance between the two implementations. Based on our implementation, we measured the speed-up achieved for using MPSoC platforms. If we analyze the performance difference in total, a speed-up of 6.3X is achieved between the single processing core and the multicore platform with nine cores.
Keywords :
3G mobile communication; channel estimation; code division multiple access; demodulation; multipath channels; multiprocessing systems; radio receivers; reduced instruction set computing; system-on-chip; MPSoC; RISC; WCDMA receiver baseband processing evaluation; channel estimation; demodulation; multipath estimation; multiprocessor system-on-chip; single reduced instruction set computing processor; symbol demapping; wide band code-division multiple access standard; Channel estimation; Correlation; Kernel; Multiaccess communication; Multicore processing; Receivers; Spread spectrum communication;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Digital Signal Processing (DSP), 2013 18th International Conference on
Conference_Location :
Fira
ISSN :
1546-1874
Type :
conf
DOI :
10.1109/ICDSP.2013.6622825
Filename :
6622825
Link To Document :
بازگشت